Clocked (synchronous) and self-timed (asynchronous) methodologies represent the two principal design approaches associated with timing control and synchronization of digital systems. In the paper, clocked and asynchronous instruction pipelines are modeled and compared. The approach which yields the best performance is dependent on technology parameters, operating range and pipeline algorithm characteristics. Design curves are presented which permit selection of the best approach for a given application and technology environment.
The different versions of the original document can be found in:
Published on 01/01/2002
Volume 2002, 2002
DOI: 10.1109/micro.1993.282753
Licence: CC BY-NC-SA license
Are you one of the authors of this document?