Abstract

Domino dynamic circuits are widely used in critical parts of high performance systems. In this paper we show that in addition to the functional limitation associated to the non-inverting behavior of domino gates, there are also performance disadvantages when compared to inverting dynamic gates, which can be related to this feature. These penalties rise from the fact that in order to produce a logic one, a non-inverting gate requires one or more of its inputs to be also at logic one. We analyze the operation of gate-level pipelines implemented with domino and with Delayed Output Evaluation (DOE), an inverting dynamic gate we have recently proposed, and compare their performance. Using domino and DOE gates similar in terms of delay, improvements in operating frequencies around 50% have been obtained by the DOE pipelines.

Peer reviewed

Document type: Conference object

Full document

The URL or file path given does not exist.


Original document

The different versions of the original document can be found in:

http://dx.doi.org/10.1109/patmos.2014.6951902 under the license http://creativecommons.org/licenses/by-nc-nd/4.0/
https://idus.us.es/handle/11441/73870,
https://dblp.uni-trier.de/db/conf/patmos/patmos2014.html#NunezAQ14,
https://ieeexplore.ieee.org/document/6951902,
https://digital.csic.es/bitstream/10261/155911/1/PATMOS14_IEEE_camera.pdf,
https://academic.microsoft.com/#/detail/2031743178
Back to Top

Document information

Published on 01/01/2014

Volume 2014, 2014
DOI: 10.1109/patmos.2014.6951902
Licence: Other

Document Score

0

Views 1
Recommendations 0

Share this document

claim authorship

Are you one of the authors of this document?