Abstract

The Line Hough Transform (LHT) is a robust and accurate line detection algorithm, useful for applications such as lane detection in Advanced Driver Assistance Systems. For real-time implementation, the LHT is demanding in terms of computation and memory, and hence Field Programmable Gate Arrays (FPGAs) are often deployed. However, many small FPGAs are incapable of implementing the LHT due to the large memory requirement of the Hough Parameter Space (HPS). This paper presents a memory-efficient architecture of the LHT named the Angular Regions — Line Hough Transform (AR-LHT). We present a suitable FPGA implementation of the AR-LHT and provide a performance and resource analysis after targeting a Xilinx xc7z010-1 device. Results demonstrate that, for an image of 1024×1024 pixels, approximately 48% less memory is used than the Standard LHT. The FPGA architecture is capable of processing a single image in 9.03ms.


Original document

The different versions of the original document can be found in:

http://dx.doi.org/10.1109/iscas.2018.8351115
https://strathprints.strath.ac.uk/63250,
https://ieeexplore.ieee.org/document/8351115,
https://pureportal.strath.ac.uk/en/publications/fpga-implementation-of-a-memory-efficient-hough-parameter-space-f,
https://doi.org/10.1109/ISCAS.2018.8351115,
https://core.ac.uk/display/151397291,
https://academic.microsoft.com/#/detail/2785363052
Back to Top

Document information

Published on 01/01/2018

Volume 2018, 2018
DOI: 10.1109/iscas.2018.8351115
Licence: CC BY-NC-SA license

Document Score

0

Views 5
Recommendations 0

Share this document

Keywords

claim authorship

Are you one of the authors of this document?