Abstract

Timing speculation has been proposed as a technique for maximizing the energy efficiency of processors with minimal loss in performance. A typical implementation of timing speculation involves speculatively reducing the voltage of a processor to a point where errors are possible but rare, and employing an error recovery mechanism to ensure correct functionality. This allows significant energy savings with a small recovery overhead.


Original document

The different versions of the original document can be found in:

http://dx.doi.org/10.1109/iccd.2010.5647702
http://yadda.icm.edu.pl/yadda/element/bwmeta1.element.ieee-000005647702,
https://www.ideals.illinois.edu/handle/2142/16791,
https://dblp.uni-trier.de/db/conf/iccd/iccd2010.html#ZeaSAK10,
https://experts.illinois.edu/en/publications/optimal-powerperformance-pipelining-for-error-resilient-processor,
http://www.ece.umn.edu/users/jsartori/papers/iccd10.pdf,
https://www.ideals.illinois.edu/bitstream/2142/16791/2/zea_nicolas.pdf,
https://academic.microsoft.com/#/detail/2061130129
Back to Top

Document information

Published on 01/01/2010

Volume 2010, 2010
DOI: 10.1109/iccd.2010.5647702
Licence: CC BY-NC-SA license

Document Score

0

Views 1
Recommendations 0

Share this document

Keywords

claim authorship

Are you one of the authors of this document?