You do not have permission to edit this page, for the following reason:

You are not allowed to execute the action you have requested.


You can view and copy the source of this page.

x
 
1
2
== Abstract ==
3
4
In this brief, we propose a variation-tolerant architecture for shared-L1 processor clusters working at near-threshold (NT). Our variation-tolerant technique is able to compensate the effect of delay variations, which are exacerbated by moving to the NT region, on the processor to memory communication by adding one or two stages of controllable pipelines. Moreover, we propose a reconfigurable address-interleaving technique, which enables us to shut down some of the memory blocks if they are either too slow due to the variation or not needed by the application (to reduce power consumption). Experimental results show that our speed adaptation approach is able to compensate up to 90% degradation in the request path with less than 2% hardware overhead for a shared-L1 cluster with 16 processors and 32 memory banks. The configurable interleaving technique has an overhead of 10% on the request timing path of a 16 × 32 interconnection network.
5
6
7
== Original document ==
8
9
The different versions of the original document can be found in:
10
11
* [http://dx.doi.org/10.1109/TCSII.2012.2231039 http://dx.doi.org/10.1109/TCSII.2012.2231039]
12
13
* [http://hdl.handle.net/11585/414040 http://hdl.handle.net/11585/414040]
14
15
* [http://xplorestaging.ieee.org/ielx5/8920/6424017/06392907.pdf?arnumber=6392907 http://xplorestaging.ieee.org/ielx5/8920/6424017/06392907.pdf?arnumber=6392907],
16
: [http://dx.doi.org/10.1109/tcsii.2012.2231039 http://dx.doi.org/10.1109/tcsii.2012.2231039]
17
18
* [https://dblp.uni-trier.de/db/journals/tcas/tcasII59.html#KakoeeLB12 https://dblp.uni-trier.de/db/journals/tcas/tcasII59.html#KakoeeLB12],
19
: [https://academic.microsoft.com/#/detail/1992593117 https://academic.microsoft.com/#/detail/1992593117]
20

Return to Loi et al 2012a.

Back to Top